TY - JOUR ID - 254341 TI - Analysis of Temperature Effects in the Design of NOT Gate Based on CNTFET JO - International Journal of Nanoscience and Nanotechnology JA - IJNN LA - en SN - 1735-7004 AU - Marani, R. AU - Perri, A. G. AD - Institute of Intelligent Industrial Technologies and Systems for Advanced Manufacturing (STIIMA), National Research Council of Italy, 70125, Bari, Italy AD - Electronic Devices Laboratory, Department of Electrical and Information Engineering, Polytechnic University of Bari, 70126, Bari, Italy Y1 - 2022 PY - 2022 VL - 18 IS - 3 SP - 167 EP - 177 KW - CNTFET KW - Modelling KW - temperature effects KW - NOT gate KW - Verilog-A KW - Computer Aided Design (CAD) DO - N2 -    This paper presents a procedure to analyze the effects of temperature in CNTFET-based NOT gate using a compact semi-empirical model, already proposed by us. The proposed analysis allows to determine the noise margin and static power in different voltage supplies and temperature conditions. In particular the noise margin decreases and static power increases with temperature, so it can be asserted that low temperature is the most advantageous condition. This is true except for the case 100 K - 200 mV where noise margin is much lower than the expected value due to the double peak in gain function. In terms of power, it should be also noted that decreasing temperature from 200 K to 100 K does not produce any remarkable result. The proposed procedure can be applied to analyze the effects of temperature in the design of A/D circuits based on CNTFET. UR - https://www.ijnnonline.net/article_254341.html L1 - https://www.ijnnonline.net/article_254341_af822dbd70293ea7135a686552d9e88a.pdf ER -