%0 Journal Article %T Reducing Hardware Complexity of Wallace Multiplier Using High Order Compressors Based on CNTFET %J International Journal of Nanoscience and Nanotechnology %I Iranian Nanotechnology Society %Z 1735-7004 %A Sam Daliri, S. %A Javidan, J. %A Bozorgmehr, A. %D 2017 %\ 02/01/2017 %V 13 %N 1 %P 59-67 %! Reducing Hardware Complexity of Wallace Multiplier Using High Order Compressors Based on CNTFET %K Carbon Nanotube Field Effect Transistor %K Compressor %K Full adder %K Multiplier %K Wallace tree %R %X    Multiplier is one of the important components in many systems such as digital filters, digital processors and data encryption. Improving the speed and area of multipliers have impact on the performance of larger arithmetic circuits that are part of them. Wallace algorithm is one of the most famous architectures that uses a tree of half adders and full adders to increase the speed and reduce the area of multipliers. Compressors are adders which can be used to perform the partial product addition in Wallace tree. On the other hand, using new emerging technologies such as Carbon Nanotube Field Effect Transistors (CNTFET) leads to provide implementations faster and smaller circuits. This paper presents a new method to reduce the simplification of Wallace tree design using high order compressors based on carbon nanotube technology. These compressors use a high-speed full adder cell based on CNTFETs for low-voltage and high-frequency applications. The proposed method reduces the number of gates and transistors, critical path length and complexity of the Wallace tree hardware. %U https://www.ijnnonline.net/article_24534_5d3ab91e3d5af586f045fac407589213.pdf